PC - [*ms] This register holds the address or location of the next instruction to be executed/fetched, its content is copied to the MAR at start of FDE. It is incremented by one on every cycle. It can be changed by branch/jump instructions, accumulator - [*ms] This register holds all input/output data. It holds results of calculations from the ALU. It is also checked for conditional branching (e.g. BRZ). It also stores data which has come from the MDR or RAM., MAR - This register holds the address in memory where the processor is required to fetch or store data to or from., MDR - This register temporarily holds data moving between the processor and main memory., cores - This is found within the processor, having these allows multiple events to be processed at they same time provided the program is written in a parallel fashion. They contain their own registers and ALU, but not a control unit as a CPU only has one of these i.e. the Von Neumann architecture., Von Neumann - The computer architecture that means the data and instructions are stored in the same RAM. This causes a bottleneck., RAM - This is the type of memory in which the instructions are stored. In fact all applications must be run from this type of memory., ALU - This is part of the CPU that performs any logical operations and perform instructions such as ADD, clock - This synchronises the events in the computer, a "fast" one means more instructions can be carried out per second. Its "speed" is measured in hertz., cache - This is high speed memory that is contained within the CPU, it stores recently accessed instructions which are more likely to be needed again. This means the slower RAM needs to be accessed less often, random - what "R" stands for in RAM, Data - Either data or instructions end up in this register after being fetched., registers - MAR; PC; MDR, CIR and the accumulators are all examples of ..., access - what "A" stands for in RAM, address - At the start of the fetch cycle the PC value is written into this register. , buses - These connect RAM and the CPU, there are three, the control, data and address...., next - The PC contains the address of the ........ instruction., fetch - During this part of the CPU cycle either data or instructions are returned from the RAM to the MDR, pipelining - This process means carrying out different parts of the FDE cycle concurrently.,
0%
FDE and CPU
공유
공유
공유
만든이
Snicholson
콘텐츠 편집
인쇄
퍼가기
더보기
할당
순위표
더 보기
접기
이 순위표는 현재 비공개입니다.
공유
를 클릭하여 공개할 수 있습니다.
자료 소유자가 이 순위표를 비활성화했습니다.
옵션이 자료 소유자와 다르기 때문에 이 순위표가 비활성화됩니다.
옵션 되돌리기
크로스워드
(은)는 개방형 템플릿입니다. 순위표에 올라가는 점수를 산출하지 않습니다.
로그인이 필요합니다
비주얼 스타일
글꼴
구독 필요
옵션
템플릿 전환하기
모두 표시
액티비티를 플레이할 때 더 많은 포맷이 나타납니다.
결과 열기
링크 복사
QR 코드
삭제
자동 저장된
게임을 복구할까요?